

Stereo 2.6W Audio Amplifier (With Gain Control)

### **Features**

- Low Operating Current with 6mA
- Improved Depop Circuitry to Eliminate Turn-On Transients in Outputs
- High PSRR
- Internal Gain Control, Eliminate External Components
- 2.6W per Channel Output Power into 3WLoad at 5V, BTL Mode
- Multiple Input Modes Allowable Selected by HP/LINE Pin (APA2030)
- Two Output Modes Allowable with BTL and SE Modes Selected by SE/BTL Pin (for APA2030 only)
- Low Current Consumption in Shutdown Mode (50mA)
- Short Circuit Protection
- TSSOP-24P (APA2030) and TSSOP-20P (APA2031) with Thermal Pad Packages.
- Lead Free and Green Devices Available
  (RoHS Compliant)

## Applications

- Notebook PCs
- LCD Monitor

### **General Description**

APA2030/1 is a monolithic integrated circuit, which provides internal gain control, and a stereo bridged audio power amplifiers capable of producing 2.6W (1.9W) into  $3\Omega$  with less than 10% (1.0%) THD+N. By controlling the two gain setting pins, Gain0 and Gain1, the amplifier can provide 6dB, 10dB, 15.6dB, and 21.6dB gain settings. The advantage of internal gain setting can be less components and PCB area. Both of the depop circuitry and the thermal shutdown protection circuitry are integrated in APA2030/1, that reduces pops and clicks noise during power up or shutdown mode operation. It also improves the power off pop noise and protects the chip from being destroyed by over temperature and short current failure. To simplify the audio system design, APA2030 combines a stereo bridge-tied loads (BTL) mode for speaker drive and a stereo single-end (SE) mode for headphone drive into a single chip, where both modes are easily switched by the SE/BTL input control pin signal. In addition, the multiple input selections are used for portable audio system. The APA2031 eliminates both input selection and single-end (SE) mode function to simplify the design and save the PCB space.

ANPEC reserves the right to make changes to improve reliability or manufacturability without notice, and advise customers to obtain the latest version of relevant information to verify before placing orders.



## Ordering and Marking Information



Note: ANPEC lead-free products contain molding compounds/die attach materials and 100% matte tin plate termination finish; which are fully compliant with RoHS. ANPEC lead-free products meet or exceed the lead-free requirements of IPC/JEDEC J-STD-020C for MSL classification at lead-free peak reflow temperature. ANPEC defines "Green" to mean lead-free (RoHS compliant) and halogen free (Br or Cl does not exceed 900ppm by weight in homogeneous material and total of Br and Cl does not exceed 1500ppm by weight).

## **Pin Configuration**



### **Absolute Maximum Ratings**

(Over operating free-air temperature range unless otherwise noted.)

| Symbol           | Parameter                                         | Rating                   | Unit |
|------------------|---------------------------------------------------|--------------------------|------|
|                  | Supply Voltage Range, VDD, PVDD                   | -0.3V to 6V              | V    |
|                  | Input Voltage Range at SE/BTL, HP/LINE, SHUTDOWN, | -0.3V to $V_{\text{DD}}$ | V    |
| TA               | Operating Ambient Temperature Range               | -40°C to 85°C            | °C   |
| TJ               | Maximum Junction Temperature                      | Internal Limited         |      |
| T <sub>STG</sub> | Storage Temperature Range                         | -65°C to 150°C           | °C   |
| $T_{SDR}$        | Maximum Lead Soldering Temperature, 10 Seconds    | 260°C                    | °C   |
| PD               | Power dissipation                                 | Internal Limited         |      |



# **Recommended Operating Conditions**

| Symbol          | Parameter      | Rating       | Unit |
|-----------------|----------------|--------------|------|
| V <sub>DD</sub> | Supply Voltage | 4.5V to 5.5V | V    |

## **Thermal Characteristics**

| Symbol            | Parameter                                                                         | Typical Value | Unit |
|-------------------|-----------------------------------------------------------------------------------|---------------|------|
| R <sub>THJA</sub> | Thermal Resistance from Junction to Ambient in Free Air<br>TSSOP-24P<br>TSSOP-20P | 45<br>48      | °C/W |

Note : \* 5 in<sup>2</sup> printed circuit board with 2oz trace and copper pad through 9 25mil diameter vias.

The thermal pad on the TSSOP\_P package with solder on the printed circuit board.

### **Electrical Characteristics**

#### $(V_{DD} = 5V, -20^{\circ}C < T_A < 85^{\circ}C, unless otherwise noted.)$

| 0                   | Descenter                       | Test Osnilitions                           | AF                   | Unit |      |      |  |
|---------------------|---------------------------------|--------------------------------------------|----------------------|------|------|------|--|
| Symbol              | Parameter                       | Test Conditions                            | Min.                 | Тур. | Max. |      |  |
| V <sub>DD</sub>     | Supply Voltage                  |                                            | 3.3                  | -    | 5.5  | V    |  |
|                     | Queeks Queens                   | SE/BTL = 0V                                | -                    | 6    | 12   | mA   |  |
| I <sub>DD</sub>     | Supply Current                  | SE/BTL = 5V                                | -                    | 4    | 8    | mA   |  |
| I <sub>SD</sub>     | Supply Current in Shutdown Mode | SHUTDOWN = 0V                              | -                    | 50   | 300  | μΑ   |  |
|                     |                                 | SHUTDOWN, GAIN0, GAIN1                     | 2                    | -    | -    | V    |  |
| VIH                 | High Level Threshold Voltage    | SE/BTL, HP/LINE                            | 4                    | -    | -    | V    |  |
| M                   |                                 | SHUTDOWN, GAIN0, GAIN1                     | -                    | -    | 0.8  | V    |  |
| VIL                 | Low level Threshold Voltage     | SE/BTL, HP/LINE                            | -                    | -    | 3    | V    |  |
| I <sub>I</sub>      | Input Current                   | SHUTDOWN, SE/BTL, HP/LINE,<br>GAIN0, GAIN1 | -                    | 5    | -    | nA   |  |
| V <sub>ICM</sub>    | Common Mode Input Voltage       |                                            | V <sub>DD</sub> -1.0 | -    | -    | V    |  |
| Vos                 | Output Differential Voltage     |                                            | -                    | 5    | -    | mV   |  |
|                     | PC-BEEP Trigger Level           |                                            | -                    | 1    | -    | Vp.p |  |
| R <sub>BYPASS</sub> | BYPASS Equivalent Resistance    |                                            | -                    | 250  | -    | kΩ   |  |



## **Electrical Characteristics (Cont.)**

#### Operating Characteristics, BTL mode

#### $V_{DD}$ =5V, $T_{A}$ =25°C, $R_{L}$ =4W, Gain=6dB, (Unless otherwise noted)

| Symbol    | Parameter                      | Test Conditions                                                                                         | APA2030 / 2031 |      |      | Unit |  |
|-----------|--------------------------------|---------------------------------------------------------------------------------------------------------|----------------|------|------|------|--|
| Symbol    | Parameter                      | Test Conditions                                                                                         | Min.           | Тур. | Max. |      |  |
|           |                                | THD+N=10%, $f_{in}$ =1kHz, $R_L$ =3 $\Omega$                                                            | -              | 2.6  | -    | W    |  |
|           |                                | THD+N =10%, $f_{in}$ =1kHz, RL=4 $\Omega$                                                               | -              | 2.3  | -    | W    |  |
| Po        | Maximum Output Power           | THD+N =10%, $f_{in}$ =1kHz, $R_L$ =8 $\Omega$                                                           | -              | 1.5  | -    | W    |  |
| Fo        | Maximum Output Power           | THD+N =1%, $f_{in}$ =1kHz, $R_L$ =3 $\Omega$                                                            | -              | 1.9  | -    | W    |  |
|           |                                | THD+N =1%, $f_{in}$ =1kHz, $R_L$ =4 $\Omega$                                                            | -              | 1.7  | -    | W    |  |
|           |                                | THD+N =1%, $f_{in}$ =1kHz, $R_L$ =8 $\Omega$                                                            | 1              | 1.1  | -    | W    |  |
| THD+N     | Total Harmonic Distortion Plus | $P_{O}=1.1W, R_{L}=4\Omega f_{in}=1kHz$                                                                 | -              | 0.05 | -    | %    |  |
|           | Noise                          | $P_0=0.7W$ , $R_L=8\Omega$ , $f_{in}=1kHz$                                                              | -              | 0.04 | -    | %    |  |
| PSRR      | Power Ripple Rejection Ratio   | $V_{IN}$ =0.2Vrms, R <sub>I</sub> =8 $\Omega$ ,<br>C <sub>B</sub> =0.47 $\mu$ F, f <sub>in</sub> =120Hz | -              | 85   | -    | dB   |  |
| Crosstalk | Channel Separation             | $f_{in} = 1 \text{kHz}, C_B = 0.47 \mu \text{F},$                                                       | -              | 95   | -    | dB   |  |
|           | HP/LINE Input Separation       | $f_{in} = 1 \text{kHz}, C_B = 0.47 \mu \text{F},$                                                       | -              | 80   | -    | dB   |  |
| S/N       | Signal to Noise Ratio          | $P_0=1.1W, R_i=8\Omega$ , A_weighting                                                                   | -              | 105  | -    | dB   |  |

Operating Characteristics, SE mode (for APA2030 only)

 $V_{DD}$ =5V,  $T_A$ =25°C,  $R_I$ =32W, Gain=4, 1dB, (Unless otherwise noted)

| Symbol    | Parameter                            | Test Conditions                                                                                 | APA2030 |      |      | Unit |
|-----------|--------------------------------------|-------------------------------------------------------------------------------------------------|---------|------|------|------|
| Symbol    | Parameter                            | Test Conditions                                                                                 | Min.    | Тур. | Max. | Unit |
| Po        | Maximum Output Power                 | THD+N=10%, f <sub>in</sub> =1kHz, R <sub>L</sub> =32Ω                                           | -       | 110  | -    | mW   |
| FO        |                                      | THD+N =1%, $f_{in}$ =1kHz, R <sub>L</sub> =32 $\Omega$                                          | -       | 90   | -    | mW   |
| THD+N     | Total Harmonic Distortion Plus Noise | P₀=75mW, R∟=32Ω, f <sub>in</sub> =1kHz                                                          | -       | 0.03 | -    | %    |
| PSRR      | Power Ripple Rejection Ratio         | V <sub>IN</sub> =0.2Vrms, R <sub>I</sub> =32Ω,<br>C <sub>B</sub> =0.47μF, f <sub>in</sub> =120, | -       | 55   | -    | dB   |
|           | SE/BTL Attenuation                   |                                                                                                 | -       | 80   | -    | dB   |
| Crosstalk | Channel Separation                   | $f_{in} = 1 \text{kHz}, C_B = 0.47 \mu \text{F},$                                               | -       | 65   | -    | dB   |
|           | HP/LINE Input Separation             | f <sub>in</sub> =1kHz, C <sub>B</sub> =0.47μF, BTL                                              | -       | 80   | -    | dB   |
| S/N       | Signal to Noise Ratio                | $P_0=75mW, R_1=32\Omega, A_weighting$                                                           | -       | 100  | -    | dB   |



## **Typical Operating Characteristics**





100m

Output Power (W)



100m Output Power (W)

BTL

0.01└── 10m

Rev. A.6 - Jul., 2008

2

1

5

2

1

5







Copyright © ANPEC Electronics Corp. Rev. A.6 - Jul., 2008

www.anpec.com.tw





## **Typical Operating Characteristics (Cont.)**

Copyright © ANPEC Electronics Corp. Rev. A.6 - Jul., 2008



THD+N vs. Frequency



THD+N vs. Frequency







## **Typical Operating Characteristics (Cont.)**

Copyright © ANPEC Electronics Corp. Rev. A.6 - Jul., 2008

Frequency (Hz)



1k 10k 20k Frequency (Hz)

Right to Left







**Output Noise Voltage vs. Frequency** 



Supply Current vs. Supply Voltage



Copyright © ANPEC Electronics Corp. Rev. A.6 - Jul., 2008



**Output Noise Voltage vs. Frequency** 



Power Dissipation vs. Output Power



9



# Typical Operating Characteristics (Cont.)



## **Pin Description**

#### APA2030

| PIN NAME | PIN NO.          | CONFIG. | FUNCTION                                                                                |
|----------|------------------|---------|-----------------------------------------------------------------------------------------|
| GND      | 1, 12,<br>13, 24 | -       | Ground connection, connected to thermal pad.                                            |
| GAIN0    | 2                | I/P     | Input signal for internal gain setting.                                                 |
| GAIN1    | 3                | I/P     | Input signal for internal gain setting.                                                 |
| LOUT+    | 4                | O/P     | Left channel positive output in BTL mode and SE mode.                                   |
| LLINEIN  | 5                | I/P     | Left channel line input terminal, selected when HP/LINE is held low.                    |
| RLINEIN  | 23               | I/P     | Right channel line input terminal, selected when HP/LINE is held low.                   |
| LHPIN    | 6                | O/P     | Left channel headphone input terminal, selected when HP/LINE is held high.              |
| PVDD     | 7, 18            | -       | Supply voltage only for power amplifier.                                                |
| RIN+     | 8                | I/P     | Right channel positive signal input when differential signal is accepted.               |
| LOUT-    | 9                | O/P     | Left channel negative output in BTL mode and high impedance in SE mode.                 |
| LIN+     | 10               | I/P     | Left channel positive signal input when differential signal is accepted.                |
| BYPASS   | 11               | -       | Bypass voltage.                                                                         |
| PCBEEP   | 14               | I/P     | PC-beep signal input.                                                                   |
| SE/BTL   | 15               | I/P     | Output mode control input pin, high for SE output mode and low for BTL mode.            |
| ROUT-    | 16               | O/P     | Right channel negative output in BTL mode and high impedance in SE mode.                |
| HP7LINE  | 17               | I/P     | Multi-input selection input, headphone mode when held high, line-in mode when held low. |
| VDD      | 19               | -       | Supply voltage for internal circuit excepting power amplifier.                          |
| RHPIN    | 20               | I/P     | Right channel headphone input terminal, selected when HP/LINE is held high.             |
| ROUT+    | 21               | O/P     | Right channel positive output in BTL mode and SE mode.                                  |
| SHUTDOWN | 22               | I/P     | It will be into shutdown mode when pull low.                                            |
| RLINEIN  | 23               | I/P     | Right channel line input terminal, selected when HP/LINE is held low.                   |



# Pin Description (Cont.)

#### APA2031

| PIN NAME | PIN NO           | CONFIG. | FUNCTION                                                       |  |
|----------|------------------|---------|----------------------------------------------------------------|--|
| GND      | 1, 11,<br>13, 20 | -       | Ground connection, connected to thermal pad.                   |  |
| GAIN0    | 2                | I/P     | Input signal for internal gain setting.                        |  |
| GAIN1    | 3                | I/P     | Input signal for internal gain setting.                        |  |
| LOUT+    | 4                | O/P     | Left channel positive output.                                  |  |
| LIN-     | 5                | I/P     | Left channel negative audio signal input.                      |  |
| PVDD     | 6,15             | -       | Supply voltage only for power amplifier.                       |  |
| RIN+     | 7                | I/P     | Right channel positive audio signal input.                     |  |
| LOUT-    | 8                | O/P     | Left channel negative output.                                  |  |
| LIN+     | 9                | I/P     | Left channel positive audio signal input.                      |  |
| BYPASS   | 10               | -       | Bypass voltage.                                                |  |
| NC       | 12               | -       | No connection.                                                 |  |
| ROUT-    | 14               | O/P     | Right channel negative output.                                 |  |
| VDD      | 16               | -       | Supply voltage for internal circuit excepting power amplifier. |  |
| RIN+     | 17               | I/P     | ight channel negative audio signal input.                      |  |
| ROUT+    | 18               | O/P     | Right channel positive output.                                 |  |
| SHUTDOWN | 19               | I/P     | It will be into shutdown mode when pull low.                   |  |

#### Control Input Table (for APA2030 only)

| HP/ LINE | SE/BTL | SHUTDOWN | PCBEEP  | Operating mode         |
|----------|--------|----------|---------|------------------------|
| Х        | х      | L        | Disable | Shutdown mode          |
| L        | L      | Н        | Disable | Line input, BTL out    |
| н        | L      | Н        | Disable | HP input, BTL out      |
| L        | н      | Н        | Disable | Line input, SE out     |
| н        | Н      | Н        | Disable | HP input, SE out       |
| Х        | Х      | Х        | Enable  | PC-BEEP input, BTL out |

### Gain Setting Table (for both APA2030 and APA2031)

| GAIN0 | GAIN1 | R <sub>i</sub> | R <sub>f</sub> | Av     |
|-------|-------|----------------|----------------|--------|
| 0     | 0     | 90kΩ           | 90k $\Omega$   | 6dB    |
| 0     | 1     | 69kΩ           | 111kΩ          | 10dB   |
| 1     | 0     | 42kΩ           | 138kΩ          | 15.6dB |
| 1     | 1     | 25.7kΩ         | 154.3kΩ        | 21.6dB |



# **Block Diagram**





## **Typical Application Circuit**

(for APA2030 using SE input signal)



APA2030



# **Typical Application Circuit (Cont.)**

(for APA2031 using SE input signal)







### **Application Information**

#### **BTL Operation**

The APA2030/1 has two pairs of operational amplifiers internally, which allows for different amplifier configurations.



Figure 1: APA2030 Internal Configuration (each channel)

The OP1 and OP2 are all differential drive configurations. The differential driver configurates doubling voltage swing on the load. Compare with the single-ending configuration, the differential gain for each channel is 2X (Gain of SE mode).

By driving the load differentially through outputs OUT+ and OUT-, an amplifier configuration which is commonly referred to as bridged mode is established. BTL mode operation is different from the classical single-ended SE amplifier configuration where one side of its load is connected to ground.

A BTL amplifier design has a few distinct advantages over the SE configuration, as it provides differential drive to the load, thus doubling the output swing for a specified supply voltage. Four times the output power is possible as compared with a SE amplifier under the same conditions. A BTL configuration, such as the one used in APA2030/1, also creates a second advantage over SE amplifiers. Since the differential outputs, ROUT+, ROUT-, LOUT+, and LOUT-, are biased at half-supply, DC voltage doesn't exist across the load. This eliminates the need for an output coupling capacitor which is required in a single supply, SE configuration.

#### Single-Ended Operation (for APA2030 only)

Consider the single-supply SE configuration shown Application Circuit. A coupling capacitor is required to block the DC offset voltage from reaching the load. These capacitors can be quite large (approximately 33µF to 1000µF)

Copyright © ANPEC Electronics Corp. Rev. A.6 - Jul., 2008 so they tend to be expensive, occupy valuable PCB area, and have the additional drawback of limiting low-frequency performance of the system (refer to the Output Coupling Capacitor).

The rules described should be following the relationship:

$$\frac{1}{C_{bypass} \times 250 k\Omega} \le \frac{1}{RiCi} \le \frac{1}{RLCC}$$
....(1)

#### Output SE/BTL Operation (for APA2030 only)

The ability of the APA2030 is to easily switch between BTL and SE modes which is one of its most important costs saving features. This feature eliminates the requirement for an additional headphone amplifier in applications where internal stereo speakers are driven in BTL mode but external headphone or speakers must be accommodated.

The APA2030 has two separated amplifiers drive OUT+ and OUT- (See Figure 1). The SE/BTL input controls the operation of the amplifier that drives LOUT- and ROUT-.

- When SE/BTL is held low, the OP2 is actived and the APA2030 is in the BTL mode.
- When SE/BTL is held high, the OP2 is in a high output impedance state, which configures the APA2030 as SE driver from OUT+. I<sub>DD</sub> is reduced by approximately one-half in SE mode.

The SE/BTL input can be a logic-level TTL source, a resistor divider network or the stereo headphone jack with switch pin as shown in Application Circuit.



Headphone Jack

Figure 2: SE/BTL input selection by phonejack plug

In Figure 2, input SE/BTL operates as below:

When the phone jack plug is inserted, the  $1k\Omega$  resistor is disconnected and the SE/BTL input is pulled high and enables the SE mode. When the input goes high level,



#### Output SE/BTL Operation (for APA2030 only) (Cont.)

the OUT- amplifier is shutdown and causes the speaker to mute. And then, the OUT+ amplifier drives through the output capacitor (CO) into the headphone jack.

When there is no headphone plugged into the system, the contact pin of the headphone jack is connected from the signal pin, the voltage divider is set up by resistors  $100k\Omega$  and  $1k\Omega$ . Resistor  $1k\Omega$  then pulls low the SE/BTL pin, enabling the BTL function.

#### Input HP/LINE Operation (for APA2030 only)

APA2030 amplifier has two separated inputs for each of the left and right stereo channels. An internal multiplexer selects which input will be connected to the amplifier based on the state of the HP/LINE pin on the IC.

- To select the line inputs, set HP/LINE pin tied to low level
- To enable the headphone inputs, set HP/ LINE pin tied to high level

Refer to the application circuit, the voltage divider of  $100k\Omega$ and  $1k\Omega$  sets the voltage at the HP/LINE pin to be approximately 50mV when there are no headphones plugged into the system. This logic low voltage at the HP/LINE pin enables the APA2030 and places it LINE input mode operation.

When a set of headphones is plugged into the system, the contact pin of the headphone jack is disconnected from the signal pin, interrupting the voltage divider set up by resistors  $100k\Omega$ . Resistor  $100k\Omega$  then pulls-up the HP/LINE pin, enabling the headphone input function.

#### **Differential Input Operation**

The APA2030/1 can accept the differential input signal and improve the CMRR (Common Mode Rejection Ratio). For example, when applying differential input signals to APA2031, connect positive input signals to the IN+ (LIN+ and RIN+) of APA2031 and negative input signals to the IN- (LIN- and RIN-) of APA2031.

When input signals are single-end, just connect IN+ (LIN+ and RIN+) to ground via a capacitor.

#### Input Resistance, R<sub>i</sub>

The APA2030/1 provides four gain setting decided by GAIN0 and GAIN1 input pins in differential mode and it becomes 4.1dB fixed gain when SE mode is selected (for APA2030). In Table 1, according to BTL operation, internal resistors  $R_i$  and  $R_f$  set the gain for each audio input of the APA2030/1.

| GAIN0 | GAIN1 | Ri           | R <sub>f</sub> | SE/BTL | Av     |
|-------|-------|--------------|----------------|--------|--------|
| 0     | 0     | 90kΩ         | 90kΩ           | 0      | 6dB    |
| 0     | 1     | 69kΩ         | 111kΩ          | 0      | 10dB   |
| 1     | 0     | 42kΩ         | 138kΩ          | 0      | 15.6dB |
| 1     | 1     | 25.7kΩ       | 154.3kΩ        | 0      | 21.6dB |
| Х     | Х     | 69k $\Omega$ | 111kΩ          | 1      | 4.1dB  |

Table 1: The close loop gain setting resistance R<sub>i</sub>/R<sub>i</sub>

BTL mode operation brings about the factor 2 in the gain equation due to the inverting amplifier mirroring the voltage swing across the load. The input resistance has wide variation (+/-10%) caused by manufacturing.

#### Input Capacitor, C<sub>i</sub>

In the typical application, an input capacitor,  $C_i$ , is required to allow the amplifier to bias the input signal to the proper DC level for optimum operation. In this case,  $C_i$  and the minimum input impedance  $R_i$  form a high-pass filter with the corner frequency determined in the following equation:

$$f_{c(highpass)} = \frac{1}{2\pi R_{i(min)} \times C_{i}}.....(2)$$

The value of C<sub>i</sub> must be considered carefully because it directly affects the low frequency performance of the circuit. Consider the example where R<sub>i</sub> is 90k $\Omega$  when 6dB gain is set and the specification calls for a flat bass response down to 40Hz. The equation is reconfigured below: 1

 $C_i = \frac{1}{2\pi R_i f_c} \dots (3)$ 

Consider the variation of input resistance (R<sub>i</sub>), the value of C<sub>i</sub> should be 0.04 $\mu$ F. Therefore, it's better to choose a value in the range from 0.1 $\mu$ F to 1.0 $\mu$ F.



#### Input Capacitor, C<sub>i</sub>(Cont.)

A further consideration for this capacitor is the leakage path from the input source through the input network ( $R_1+R_7$ ,  $C_1$ ) to the load. This leakage current creates a DC offset voltage at the input to the amplifier that reduces useful headroom, especially in high gain applications. For this reason, a low-leakage tantalum or ceramic capacitor is the best choice. When polarized capacitors are used, the positive side of the capacitor should face the amplifier input in most applications as the DC level there is held at  $V_{DD}/2$ . Please note that it is important to confirm the capacitor polarity in the application.

#### Effective Bypass Capacitor, C<sub>bypass</sub>

As with any power amplifier, proper supply bypassing is critical for low noise performance and high power supply rejection.

The capacitor located on both the bypass and power supply pins should be as close to the device as possible. The effect of a larger half supply bypass capacitor improves PSRR due to increased half-supply stability. Typical applications employ a 5V regulator with 1.0 $\mu$ F and a 0.1 $\mu$ F bypass capacitors which aid in supply filtering. This does not eliminate the need for bypassing the supply nodes of the APA2030/1. The selection of bypass capacitors, especially C<sub>B</sub>, is thus dependent upon desired PSRR requirements, click and pop performance. To avoid start-up pop noise occurred, the bypass voltage should rise slower than the input bias voltage and the relationship shown in equation should be maintained.

$$\frac{1}{C_{bypass \times 250 k\Omega}} << \frac{1}{C_i \times 180 k\Omega}.....(4)$$

The capacitor is fed from a  $250k\Omega$  source inside the amplifier. Bypass capacitor, C<sub>B</sub>, values of  $3.3\mu$ F to  $10\mu$ F ceramic or tantalum low-ESR capacitors are recommended for the best THD+N and noise performance.

The bypass capacitance also affects the start-up time. It is determined in the following equation:

 $T \text{Startup} = 5 \times (C \text{bypass} \times 250 \text{k}\Omega).....(5)$ 

#### Output Coupling Capacitor, C<sub>c</sub> (for APA2030 only)

In the typical single-supply SE configuration, an output coupling capacitor ( $C_c$ ) is required to block the DC bias at the output of the amplifier thus preventing DC currents in the load. As with the input coupling capacitor, the output coupling capacitor and impedance of the load form a high-pass filter governed by equation.

$$f_{c(highpass)} = \frac{1}{2\pi R_L C_c}.....(6)$$

For example, a  $330\mu\text{F}$  capacitor with an  $8\Omega$  speaker would attenuate low frequencies below 60.6Hz. Large values of C<sub>c</sub> are required to pass low frequencies into the load.

#### Power Supply Decoupling, C<sub>s</sub>

The APA2030/1 is a high-performance CMOS audio amplifier that requires adequate power supply decoupling to ensure the output total harmonic distortion (THD+N) is as low as possible.

Power supply decoupling also prevents the oscillations caused by long lead length between the amplifier and the speaker.

The optimum decoupling is achieved by using two different types of capacitors that targets on different types of noise on the power supply leads. For higher frequency transients, spikes, or digital hash on the line, a good low equivalent-series-resistance (ESR) ceramic capacitor, typically  $0.1\mu$ F placed as close as possible to the device VDD lead works best. For filtering lower-frequency noise signals, a large aluminum electrolytic capacitor of  $10\mu$ F or greater placed near the audio power amplifier is recommended.

#### Shutdown Function

In order to reduce power consumption while not in use, the APA2030/1 contains a shutdown pin to externally turn off the amplifier bias circuitry. This shutdown feature turns the amplifier off when a logic low is placed on the SHUTDOWN pin. The trigger point between a logic high and logic low level is typically 2.0V. It is better to switch between ground and the supply  $V_{DD}$  to provide maximum device performance.

Copyright © ANPEC Electronics Corp. Rev. A.6 - Jul., 2008



#### Shutdown Function (Cont.)

By switching the SHUTDOWN pin to low, the amplifier enters a low-current state,  $I_{DD}$ <50mA. The APA2030 is in shutdown mode, except PC-BEEP detect circuit. On normal operating, SHUTDOWN pin is pulled to high level to keep the IC out of the shutdown mode. The SHUTDOWN pin should be tied to a definite voltage to avoid unwanted state changes.

#### PC-BEEP Detection (for APA2030 only)

The APA2030 integrates a PC-BEEP detect circuit for NOTEBOOK PC using. Over 1Vpp amplitude PC-BEEP signal with the rising time/falling time under 1 $\mu$ s/V should be provided to trigger the APA2030 into PC-BEEP mode. The input impedance is 100k $\Omega$  and the bias voltage on PC-BEEP input pin is 2.5V. Therefore, the voltage level of PC-BEEP signal should be higher than 3V and lower than 2V to into PCBEEP mode correctly.

When PC-BEEP signal drives to PC-BEEP input pin, the PC-BEEP mode will be active. When chip in the PC-BEEP mode, the APA2030 will be forced to be in BTL mode and the internal gain is fixed as -10dB. The PC-BEEP signal turns to be the amplifier input signal and plays on the speaker without coupling capacitor. If the amplifier is in the shutdown mode, it will be out of shutdown mode whenever PC-BEEP mode enabled. The APA2030 will return to previous setting when it is out of PC-BEEP mode.

#### **Optimizing Depop Circuitry**

Circuitry has been included in the APA2030/1 to minimize the amount of popping noise at power-up and when coming out of shutdown mode. Popping occurs whenever a voltage step is applied to the speaker. In order to eliminate clicks and pops, all capacitors must be fully discharged before turn-on. Rapid on/off switching of the device or the shutdown function will cause the click and pop circuitry. The value of C<sub>i</sub> will also affect turn-on pops. (Refer to Effective Bypass Capacitance) The bypass voltage rise up should be slower than input bias voltage. Although the bypass pin current source cannot be modified, the size of C<sub>B</sub> can be changed to alter the device turn-on time and the amount of clicks and pops. By increasing the value of C<sub>B</sub>, turn-on pop can be reduced. However, the tradeoff for using a larger bypass capacitor is to increase the turn-on time for this device. There is a linear relationship between the size of  $C_{_{\rm B}}$  and the turn-on time.

In a SE (for APA2030) configuration, the output coupling capacitor,  $C_c$ , is of particular concern. This capacitor discharges through the internal  $10k\Omega$  resistors. Depending on the size of  $C_c$ , the time constant can be relatively large. To reduce transients in SE mode, an external  $1k\Omega$  resistor can be placed in parallel with the internal  $10k\Omega$  resistor. The tradeoff for using this resistor is an increase in quiescent current.

In the most cases, choosing a small value of C<sub>i</sub> in the range of 0.33µF to 1µF, C<sub>B</sub> being equal to 0.47µF and an external 1k $\Omega$  resistor should be placed in parallel with the internal 10k $\Omega$  resistor, and it should produce a virtually clickless and popless turn-on.

A high gain amplifier intensifies the problem as the small delta in voltage is multiplied by the gain. Hence, it is advantageous to use low-gain configurations.

#### **BTL Amplifier Efficiency**

An easy-to-use equation to calculate efficiency starts out as being equal to the ratio of power from the power supply to the power delivered to the load. The following equations are the basis for calculating amplifier efficiency.

Efficiency = 
$$\frac{P_0}{P_{SUP}}$$
.....(7)

Where

$$P_{O} = \frac{V_{O}rms \times V_{O}rms}{R_{L}} = \frac{V_{P} \times V_{P}}{2R_{L}}$$
$$V_{O}rms = \frac{V_{P}}{\sqrt{2}}....(8)$$

$$\mathsf{P}_{\mathsf{SUP}} = \mathsf{V}_{\mathsf{DD}} \times \mathsf{I}_{\mathsf{DD}}(\mathsf{AVG}) = \frac{2\mathsf{V}_{\mathsf{P}}}{\pi\mathsf{RL}}.....(9)$$

Efficiency of a BTL configuration

$$\frac{P_{O}}{P_{SUP}} = \frac{\left(\frac{V_{P} \times V_{P}}{2R_{L}}\right)}{V_{DD} \times \pi R_{L}} = \frac{\pi V_{P}}{4V_{DD}}....(10)$$



#### **BTL Amplifier Efficiency (Cont.)**

Table 2 calculates efficiencies for four different output power levels. Note that the efficiency of the amplifier is quite low for lower power levels and rises sharply as power to the load is increased resulting in a nearly flat internal power dissipation over the normal operating range. Note that the internal dissipation at full output power is less than in the half power range. Calculating the efficiency for a specific system is the key to proper power supply design. For a stereo 1W audio system with  $8\Omega$  loads and a 5V supply, the maximum draw on the power supply is almost 3W.

| Po (W) | Efficiency (%) | I <sub>DD</sub> (A) | V <sub>PP</sub> (V) | P <sub>□</sub> (W) |
|--------|----------------|---------------------|---------------------|--------------------|
| 0.25   | 31.25          | 0.16                | 2.00                | 0.55               |
| 0.50   | 47.62          | 0.21                | 2.83                | 0.55               |
| 1.00   | 66.67          | 0.30                | 4.00                | 0.5                |
| 1.25   | 78.13          | 0.32                | 4.47                | 0.35               |

\*\*High peak voltages cause the THD+N to increase.

Table 2. Efficiency vs. Output Power in 5V/8W BTL Systems

A final point to remember about linear amplifiers (either SE or BTL) is how to manipulate the terms in the efficiency equation to utmost advantage whenpossible. Note that in equation,  $V_{DD}$  is in the dominator. This indicates that as  $V_{DD}$  goes down, efficiency goes up. In other words, use the efficiency analysis to choose the correct supply voltage and speaker impedance for the application.

#### **Power Dissipation**

Whether the power amplifier is operated in BTL or SE modes, power dissipation is a major concern. In equation11, it states that the maximum power dissipation point for a SE mode operates at a given supply voltage and drives a specified load.

SE mode : 
$$P_{D.MAX} = \frac{V_{DD}^2}{2\pi^2 R_L}$$
....(11)

In BTL mode operation, the output voltage swing is doubled as in SE mode. Thus, the maximum power dissipation point for a BTL mode operating at the same given conditions is 4 times as in SE mode.

BLT mode : 
$$P_{D.MAX} = \frac{4 V_{DD}^2}{2\pi^2 R_L}$$
.....(12)

Since the APA2030/1 is a dual channel power amplifier, the maximum internal power dissipation is 2 times that both of equations depending on the mode of operation. Even with this substantial increase in power dissipation, the APA2030/1 does not require extra heatsink. The power dissipation from equation12, assuming a 5V-power supply and an 8W load, must not be greater than the power dissipation that results from the equation13:

$$P_{D,MAX} = \frac{T_{J,MAX} - T_A}{\theta_{JA}}....(13)$$

For TSSOP-24P (APA2030) and TSSOP-20P (APA2031) package with and without thermal pad, the thermal resistance ( $\theta_{IA}$ ) is equal to 45°C/W and 48°C/W respectively.

Since the maximum junction temperature (T<sub>J,MAX</sub>) of APA2030/1 is 150°C and the ambient temperature (T<sub>A</sub>) is defined by the power system design, the maximum power dissipation which the IC package is able to handle can be obtained from equation12. Once the power dissipation is greater than the maximum limit (P<sub>D,MAX</sub>), either the supply voltage (V<sub>DD</sub>) must be decreased, the load impedance (R<sub>L</sub>) must be increased or the ambient temperature should be reduced.

#### **Thermal Pad Consideration**

The thermal pad must be connected to ground. The package with thermal pad of the APA2030/1 requires special attention on thermal design. If the thermal design issues are not properly addressed, the APA2030/1  $4\Omega$  will go into thermal shutdown when driving a  $4\Omega$  load.

The thermal pad on the bottom of the APA2030/1 should be soldered down to a copper pad on the circuit board. Heat can be conducted away from the thermal pad through the copper plane to ambient. If the copper plane is not on the top surface of the circuit board, 8 to 10 vias of 13 mil or smaller in diameter should be used to thermally couple



#### Thermal Pad Consideration (Cont.)

the thermal pad to the bottom plane. For good thermal conduction, the vias must be plated through and solder filled. The copper plane is used to conduct heat away from the thermal pad should be as large as practical.

If the ambient temperature is higher than 25°C, a larger copper plane or forced-air cooling will be required to keep the APA2030/1 junction temperature below the thermal shutdown temperature (150°C).

In higher ambient temperature, higher airflow rate and/or larger copper area will be required to keep the IC out of thermal shutdown.

#### **Thermal Consideration**

Linear power amplifiers dissipate a significant amount of heat in the package under normal operating conditions. To calculate maximum ambient temperatures, first consideration is that the numbers from the **Power Dissipation vs. Output Power** graphs (Page 9 and 10) are per channel values, so the dissipation of the IC heat needs to be doubled for two-channel operation. Given  $\theta_{JA}$ , the maximum allowable junction temperature ( $T_{J,MAX}$ ), and the total internal dissipation ( $P_D$ ), the maximum ambient temperature can be calculated with the following equation. The maximum recommended junction temperature for the APA2030/1 is 150°C. The internal dissipation figures are taken from the **Power Dissipation vs. Output Power** graphs. (Page 9 and 10)

 $T_{A.MAX} = T_{J.MAX} - \theta_{JA}P_{D}....(14)$ 

150 - 45(0.8\*2) = 78°C (TSSOP-24P)

150 - 48(0.8\*2) = 73.2°C (TSSOP-20P)

The APA2030/1 is designed with a thermal shutdown protection that turns the device off when the junction temperature surpasses 150°C to prevent the IC from damages.



## Package Information



| Ş      | TSSOP-24P   |      |           |       |  |  |
|--------|-------------|------|-----------|-------|--|--|
| SYMBOL | MILLIMETERS |      | INCHES    |       |  |  |
|        | MIN.        | MAX. | MIN.      | MAX.  |  |  |
| А      |             | 1.20 |           | 0.047 |  |  |
| A1     | 0.05        | 0.15 | 0.002     | 0.006 |  |  |
| A2     | 0.80        | 1.05 | 0.031     | 0.041 |  |  |
| b      | 0.19        | 0.30 | 0.007     | 0.012 |  |  |
| с      | 0.09        | 0.20 | 0.004     | 0.008 |  |  |
| D      | 7.70        | 7.9  | 0.303     | 0.311 |  |  |
| D1     | 3.50        | 6.00 | 0.138     | 0.197 |  |  |
| Е      | 6.20        | 6.60 | 0.244     | 0.260 |  |  |
| E1     | 4.30        | 4.50 | 0.169     | 0.177 |  |  |
| E2     | 2.50        | 3.50 | 0.098     | 0.138 |  |  |
| е      | 0.65 BSC    |      | 0.026 BSC |       |  |  |
| L      | 0.45        | 0.75 | 0.018     | 0.030 |  |  |
| θ      | 0°          | 8°   | 0°        | 8º    |  |  |

Note : 1. Followed from JEDEC MO-153 ADT.

2. Dimension "D" does not include mold flash, protrusions

or gate burrs. Mold flash, protrusion or gate burrs shall not

exceed 6 mil per side.

3. Dimension "E1" does not include inter-lead flash or protrusions.

Inter-lead flash and protrusions shall not exceed 10 mil per side.



### **Package Information**



Note : 1. Follow JEDEC MO-153 ACT.

0.65 BSC

 Dimension "D" does not include mold flash, protrusions or gate burrs. Mold flash, protrusion or gate burrs shall not exceed 6 mil per side.

6.60

4.50

6.40

4.50

3.50

0.75

**8**°

3. Dimension "E1" does not include inter-lead flash or protrusions. Inter-lead flash and protrusions shall not exceed 10 mil per side.

0.252

0.118

0.244

0.169

0.098

0.018

0°

0.026 BSC

0.260

0.177

0.260

0.177

0.138

0.030

8°

D

D1

Е

E1

E2

е

L

θ

6.40

3.00

6.20

4.30

2.50

0.45

0°

www.anpec.com.tw



# **Carrier Tape & Reel Dimensions**



| Application | Α                       | н                  | T1                 | С                  | d                    | D                     | w                      | E1                  | F                              |
|-------------|-------------------------|--------------------|--------------------|--------------------|----------------------|-----------------------|------------------------|---------------------|--------------------------------|
|             | 330.0 ±2.00             | 50 MIN.            | 16.4+2.00<br>-0.00 | 13.0+0.50<br>-0.20 | 1.5 MIN.             | 20.2 MIN.             | 16.0 <b>±</b> 0.30     | 1.75 ±0.10          | 7.50 <b>±</b> 0.10             |
| TSSOP-24P   | P0                      | P1                 | P2                 | D0                 | D1                   | т                     | A0                     | В0                  | К0                             |
|             | 4.00 <b>±</b> 0.10      | 8.00 <b>±</b> 0.10 | 2.00 <b>±</b> 0.10 | 1.5+0.10<br>-0.00  | 1.5 MIN.             | 0.3 ±0.05             | 6.9 ±0.20              | 8.30. <b>±</b> 0.20 | 1.60 <b>±</b> 0.20             |
|             |                         |                    |                    |                    |                      |                       |                        |                     |                                |
| Application | A                       | н                  | T1                 | С                  | d                    | D                     | W                      | E1                  | F                              |
|             | <b>A</b><br>330.0 ±2.00 |                    |                    | 13.0+0.50          | <b>d</b><br>1.5 MIN. | <b>D</b><br>20.2 MIN. | <b>₩</b><br>16.0 ±0.30 |                     | <b>F</b><br>7.50 <u>±</u> 0.10 |
|             |                         |                    | 16.4+2.00          | 13.0+0.50          |                      |                       |                        |                     |                                |

(mm)

## **Devices Per Unit**

| Package Type | Unit        | Quantity |
|--------------|-------------|----------|
| TSSOP-24P    | Tape & Reel | 2000     |
| TSSOP-20P    | Tape & Reel | 2000     |

Copyright  $\circledcirc$  ANPEC Electronics Corp. Rev. A.6 - Jul., 2008



## **Taping Direction Information**

TSSOP-20(P)



TSSOP-24(P)





### Reflow Condition (IR/Convection or VPR Reflow)



## **Reliability Test Program**

| Test item     | Method              | Description                   |
|---------------|---------------------|-------------------------------|
| SOLDERABILITY | MIL-STD-883D-2003   | 245°C, 5 sec                  |
| HOLT          | MIL-STD-883D-1005.7 | 1000 Hrs Bias @125°C          |
| PCT           | JESD-22-B,A102      | 168 Hrs, 100%RH, 121°C        |
| TST           | MIL-STD-883D-1011.9 | -65°C~150°C, 200 Cycles       |
| ESD           | MIL-STD-883D-3015.7 | VHBM > 2KV, VMM > 200V        |
| Latch-Up      | JESD 78             | 10ms, 1 <sub>tr</sub> > 100mA |

### **Classification Reflow Profiles**

| Profile Feature                                                                               | Sn-Pb Eutectic Assembly          | Pb-Free Assembly                 |
|-----------------------------------------------------------------------------------------------|----------------------------------|----------------------------------|
| Average ramp-up rate $(T_L \text{ to } T_P)$                                                  | 3°C/second max.                  | 3°C/second max.                  |
| Preheat<br>- Temperature Min (Tsmin)<br>- Temperature Max (Tsmax)<br>- Time (min to max) (ts) | 100°C<br>150°C<br>60-120 seconds | 150°C<br>200°C<br>60-180 seconds |
| Time maintained above:<br>- Temperature (T <sub>L</sub> )<br>- Time (t <sub>L</sub> )         | 183°C<br>60-150 seconds          | 217°C<br>60-150 seconds          |
| Peak/Classification Temperature (Tp)                                                          | See table 1                      | See table 2                      |
| Time within 5°C of actual<br>Peak Temperature (tp)                                            | 10-30 seconds                    | 20-40 seconds                    |
| Ramp-down Rate                                                                                | 6°C/second max.                  | 6°C/second max.                  |
| Time 25°C to Peak Temperature                                                                 | 6 minutes max.                   | 8 minutes max.                   |

Note: All temperatures refer to topside of the package. Measured on the body surface.

Copyright © ANPEC Electronics Corp. Rev. A.6 - Jul., 2008



### **Classification Reflow Profiles (Cont.)**

Table 1. SnPb Eutectic Process – Package Peak Reflow Temperatures

| Package Thickness | Volume mm <sup>3</sup><br><350 | Volume mm <sup>3</sup><br><sup>3</sup> 350 |
|-------------------|--------------------------------|--------------------------------------------|
| <2.5 mm           | 240 +0/-5°C                    | 225 +0/-5°C                                |
| ≥2.5 mm           | 225 +0/-5°C                    | 225 +0/-5°C                                |

Table 2. Pb-free Process – Package Classification Reflow Temperatures

| Package Thickness                                                                                               | Volume mm <sup>3</sup><br><350 | Volume mm <sup>3</sup><br>350-2000 | Volume mm <sup>3</sup><br>>2000 |  |  |
|-----------------------------------------------------------------------------------------------------------------|--------------------------------|------------------------------------|---------------------------------|--|--|
| <1.6 mm                                                                                                         | 260 +0°C*                      | 260 +0°C*                          | 260 +0°C*                       |  |  |
| 1.6 mm – 2.5 mm                                                                                                 | 260 +0°C*                      | 250 +0°C*                          | 245 +0°C*                       |  |  |
| ≥2.5 mm                                                                                                         | 250 +0°C*                      | 245 +0°C*                          | 245 +0°C*                       |  |  |
| * Tolorance: The device manufacturer/cumplior shall accure process compatibility up to and including the stated |                                |                                    |                                 |  |  |

Tolerance: The device manufacturer/supplier **shall** assure process compatibility up to and including the stated classification temperature (this means Peak reflow temperature +0°C. For example 260°C+0°C) at the rated MSL level.

### **Customer Service**

#### Anpec Electronics Corp.

Head Office :

No.6, Dusing 1st Road, SBIP, Hsin-Chu, Taiwan, R.O.C. Tel : 886-3-5642000 Fax : 886-3-5642050

Taipei Branch :

2F, No. 11, Lane 218, Sec 2 Jhongsing Rd., Sindian City, Taipei County 23146, Taiwan Tel : 886-2-2910-3838 Fax : 886-2-2917-3838